## INTEGRATED CIRCUITS



Objective data sheet Supersedes data of 2004 Jul 28 2004 Sep 29





### **PCA9545A**



#### FEATURES

- 1-of-4 bi-directional translating switches
- I<sup>2</sup>C interface logic; compatible with SMBus standards
- 4 active-LOW interrupt inputs
- Active-LOW interrupt output
- Active-LOW reset input
- 2 address pins allowing up to 4 devices on the I<sup>2</sup>C-bus
- Channel selection via I<sup>2</sup>C-bus, in any combination
- Power-up with all switch channels deselected
- Low RDS<sub>ON</sub> switches
- $\bullet$  Allows voltage level translation between 1.8 V, 2.5 V, 3.3 V and 5 V buses
- No glitch on power-up
- Supports hot insertion
- Low stand-by current
- Operating power supply voltage range of 2.3 V to 5.5 V
- 5 V tolerant Inputs
- 0 kHz to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115 and 1000 V per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 100 mA
- Three packages offered: SO20, TSSOP20, and HVQFN20

#### **ORDERING INFORMATION**

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARKING | DRAWING NUMBER |
|----------------------|-------------------|------------|-----------------|----------------|
| 20-Pin Plastic SO    | –40 °C to +85 °C  | PCA9545AD  | PCA9545AD       | SOT163-1       |
| 20-Pin Plastic TSSOP | –40 °C to +85 °C  | PCA9545APW | PA9545A         | SOT360-1       |
| 20-Pin Plastic HVQFN | –40 °C to +85 °C  | PCA9545ABS | 9545A           | SOT662-1       |

Standard packing quantities and other packaging data are available at www.standardproducts.philips.com/packaging.

### DESCRIPTION

The PCA9545A is a quad bi-directional translating switch controlled via the I<sup>2</sup>C-bus. The SCL/SDA upstream pair fans out to four downstream pairs, or channels. Any individual SCx/SDx channel or combination of channels can be selected, determined by the contents of the programmable control register. Four interrupt inputs, INTO to INT3, one for each of the downstream pairs, are provided. One interrupt output, INT, acts as an AND of the four interrupt inputs.

An active-LOW reset input allows the PCA9545A to recover from a situation where one of the downstream I<sup>2</sup>C-buses is stuck in a LOW state. Pulling the RESET pin LOW resets the I<sup>2</sup>C state machine and causes all the channels to be deselected as does the internal Power-On Reset function.

The pass gates of the switches are constructed such that the V<sub>DD</sub> pin can be used to limit the maximum high voltage which will be passed by the PCA9545A. This allows the use of different bus voltages on each pair, so that 1.8 V or 2.5 V or 3.3 V parts can communicate with 5 V parts without any additional protection. External pull-up resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5 V tolerant.

### PCA9545A

### PIN CONFIGURATION — SO, TSSOP



Figure 1. Pin configuration — SO, TSSOP

### **PIN DESCRIPTION**

#### **PIN CONFIGURATION — HVQFN** A1 A0 V<sub>DD</sub> SDA SCL 20 19 17 17 16 RESET 15 INT 1 **INTO** 2 14 SC3 SD0 SD3 3 13 SC0 INT3 4 12 11 SC2 INT1 5 9 8 10 SD1 SC1 V<sub>SS</sub> INT2 SD2 TOP VIEW SW02016



| SO, TSSOP<br>PIN<br>NUMBER | HVQFN<br>PIN<br>NUMBER | SYMBOL          | FUNCTION                     |
|----------------------------|------------------------|-----------------|------------------------------|
| 1                          | 19                     | A0              | Address input 0              |
| 2                          | 20                     | A1              | Address input 1              |
| 3                          | 1                      | RESET           | Active-LOW reset input       |
| 4                          | 2                      | <b>INT</b> 0    | Active-LOW interrupt input 0 |
| 5                          | 3                      | SD0             | Serial data 0                |
| 6                          | 4                      | SC0             | Serial clock 0               |
| 7                          | 5                      | INT1            | Active-LOW interrupt input 1 |
| 8                          | 6                      | SD1             | Serial data 1                |
| 9                          | 7                      | SC1             | Serial clock 1               |
| 10                         | 8                      | V <sub>SS</sub> | Supply ground                |
| 11                         | 9                      | INT2            | Active-LOW interrupt input 2 |
| 12                         | 10                     | SD2             | Serial data 2                |
| 13                         | 11                     | SC2             | Serial clock 2               |
| 14                         | 12                     | INT3            | Active-LOW interrupt input 3 |
| 15                         | 13                     | SD3             | Serial data 3                |
| 16                         | 14                     | SC3             | Serial clock 3               |
| 17                         | 15                     | INT             | Active-LOW interrupt output  |
| 18                         | 16                     | SCL             | Serial clock line            |
| 19                         | 17                     | SDA             | Serial data line             |
| 20                         | 18                     | V <sub>DD</sub> | Supply voltage               |

2004 Sep 29

## 4-channel $I^2C$ switch with interrupt logic and reset

### **BLOCK DIAGRAM**



Figure 3. Block diagram

### PCA9545A

#### **DEVICE ADDRESS**

Following a START condition the bus master must output the address of the slave it is accessing. The address of the PCA9545A is shown in Figure 4. To conserve power, no internal pullup resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW.

| 1 | 1 |
|---|---|
|   |   |

#### Figure 4. Slave address

The last bit of the slave address defines the operation to be performed. When set to logic 1, a read is selected while a logic 0 selects a write operation.

#### CONTROL REGISTER

Following the successful acknowledgement of the slave address, the bus master will send a byte to the PCA9545A, which will be stored in the control register. If multiple bytes are received by the PCA9545A, it will save the last byte received. This register can be written and read via the I<sup>2</sup>C-bus.



Figure 5. Control Register

#### CONTROL REGISTER DEFINITION

One or several SCx/SDx downstream pair, or channel, is selected by the contents of the control register. This register is written after the PCA9545A has been addressed. The 4 LSBs of the control byte are used to determine which channel is to be selected. When a channel is selected, the channel will become active after a stop condition has been placed on the  $l^2$ C-bus. This ensures that all SCx/SDx lines will be in a HIGH state when the channel is made active, so that no false conditions are generated at the time of connection.

| Table 1. | Control Register; Write — Channel Selection/ |
|----------|----------------------------------------------|
| Read —   | Channel Status                               |

| INT3 | INT2 | INT1 | INT0 | B3 | B2  | B1 | B0                   | COMMAND                                                        |   |                       |
|------|------|------|------|----|-----|----|----------------------|----------------------------------------------------------------|---|-----------------------|
| x    | х    | х    | х    | x  | х   | х  | 0                    | Channel 0<br>disabled                                          |   |                       |
|      | ~    | ~    | ~    | ~  | ^   | ~  | 1                    | Channel 0<br>enabled                                           |   |                       |
| x    | х    | х    | х    | х  | х   | 0  | х                    | Channel 1<br>disabled                                          |   |                       |
|      | ~    | ~    | ~    | ~  | ^   | 1  | ^                    | Channel 1<br>enabled                                           |   |                       |
| x    | х    | х    | х    | х  | 0   | х  | х                    | Channel 2<br>disabled                                          |   |                       |
|      | Χ    | ~    |      |    | 1   |    | Channel 2<br>enabled |                                                                |   |                       |
| x    | x    | x    | х    | 0  | 0   | x  | ×                    | х                                                              | x | Channel 3<br>disabled |
|      | Χ    | Χ    | ~    | 1  | ~   | ~  | ~                    | Channel 3<br>enabled                                           |   |                       |
| 0    | 0    | 0    | 0    | 0  | 0 0 |    | 0                    | No channel<br>selected;<br>power-up/<br>reset default<br>state |   |                       |

**NOTE:** Several channels can be enabled at the same time. Ex: B3 = 0, B2 = 1, B1 = 1, B0 = 0, means that channel 0 and 3 are disabled and channel 1 and 2 are enabled. Care should be taken not to exceed the maximum bus capacity.

### PCA9545A

#### INTERRUPT HANDLING

The PCA9545A provides 4 interrupt inputs, one for each channel, and one open drain interrupt output. When an interrupt is generated by any device, it will be detected by the PCA9545A and the interrupt output will be driven LOW. The channel does not need to be active for detection of the interrupt. A bit is also set in the control register.

Bits 4 – 7 of the control register correspond to channels 0 – 3 of the PCA9545A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master can then address the PCA9545A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master can then reconfigure the PCA9545A to select this channel, and locate the device generating the interrupt and clear it.

It should be noted that more than one device can be providing an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

The interrupt inputs may be used as general purpose inputs if the interrupt function is not required.

If unused, interrupt input(s) must be connected to  $\mathsf{V}_{\mathsf{D}\mathsf{D}}$  through a pull-up resistor.

| INT3 | INT2 | INT1          | INT0 | B3 | B2 | B1  | B0 | COMMAND                      |                              |
|------|------|---------------|------|----|----|-----|----|------------------------------|------------------------------|
| x    | х    |               |      |    | x  | x x | х  | No interrupt<br>on channel 0 |                              |
|      | Χ    | Χ             | 1    | ~  | ~  | ~   | Χ  | Interrupt on channel 0       |                              |
| x    | х    | 0             | x    | x  | x  | x   | x  | No interrupt<br>on channel 1 |                              |
|      | ~    | 1             |      |    | ~  | ~   |    | Interrupt on channel 1       |                              |
| x    | 0    | x             | х    | ×  | х  | х   | х  | х                            | No interrupt on channel 2    |
|      | 1    | ~             |      |    |    |     |    | Interrupt on channel 2       |                              |
| 0    | x    | x x x x x x x |      | v  | v  |     | v  | х                            | No interrupt<br>on channel 3 |
| 1    |      | Χ             | ~    | ~  |    |     | Χ  | Interrupt on channel 3       |                              |

#### Table 2. Control Register Read — Interrupt

**NOTE:** Several interrupts can be active at the same time.

Ex: INT3 = 0, INT2 = 1, INT1 = 1, INT0 = 0, means that there is no interrupt on channels 0 and 3, and there is interrupt on channels 1 and 2.

#### **RESET INPUT**

The RESET input is an active-LOW signal which may be used to recover from a bus fault condition. By asserting this signal LOW for a minimum of  $t_{WL}$ , the PCA9545A will reset its registers and I<sup>2</sup>C state machine and will deselect all channels. The RESET input must be connected to V<sub>DD</sub> through a pull-up resistor.

#### **POWER-ON RESET**

When power is applied to V<sub>DD</sub>, an internal Power-On Reset holds the PCA9545A in a reset condition until V<sub>DD</sub> has reached V<sub>POR</sub>. At this point, the reset condition is released and the PCA9545A registers and I<sup>2</sup>C state machine are initialized to their default states, all zeroes causing all the channels to be deselected. Thereafter, V<sub>DD</sub> must be lowered below 0.2 V to reset the device.

#### **VOLTAGE TRANSLATION**

The pass gate transistors of the PCA9545A are constructed such that the  $V_{DD}$  voltage can be used to limit the maximum voltage that will be passed from one I²C-bus to another.



Figure 6.  $V_{pass}$  voltage vs.  $V_{DD}$ 

Figure 6 shows the voltage characteristics of the pass gate transistors (note that the graph was generated using the data specified in the DC Characteristics section of this datasheet). In order for the PCA9545A to act as a voltage translator, the V<sub>pass</sub> voltage should be equal to, or lower than the lowest bus voltage. For example, if the main bus was running at 5 V, and the downstream buses were 3.3 V and 2.7 V, then V<sub>pass</sub> should be equal to or below 2.7 V to effectively clamp the downstream bus voltages. Looking at Figure 6, we see that V<sub>pass</sub> (max.) will be at 2.7 V when the PCA9545A supply voltage is 3.5 V or lower so the PCA9545A supply voltage to their appropriate levels (see Figure 13).

More Information can be found in Application Note AN262 *PCA954X* family of *I*<sup>2</sup>*C*/*SMBus multiplexers and switches.* 

### PCA9545A

### CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### **Bit transfer**

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 7).



Figure 7. Bit transfer

#### Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P) (see Figure 8).

#### System configuration

A device generating a message is a 'transmitter', a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 9).



Figure 8. Definition of start and stop conditions



Figure 9. System configuration

### PCA9545A

#### Acknowledge

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



Figure 10. Acknowledgement on the I<sup>2</sup>C-bus

#### **Bus transactions**

Data is transmitted to the PCA9545A control register using the write mode as shown in Figure 11.





Data is read from PCA9545A control register using the read mode as shown in Figure 12.



Figure 12. READ control register

### PCA9545A

### **TYPICAL APPLICATION**



Figure 13. Typical application

### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0 V).

| SYMBOL           | PARAMETER                     | CONDITIONS | RAT  | UNIT |    |
|------------------|-------------------------------|------------|------|------|----|
| STMBOL           | PARAMETER                     | CONDITIONS | MIN  | MAX  |    |
| V <sub>DD</sub>  | DC supply voltage             |            | -0.5 | +7.0 | V  |
| VI               | DC input voltage              |            | -0.5 | +7.0 | V  |
| Ц                | DC input current              |            | —    | ±20  | mA |
| Ι <sub>Ο</sub>   | DC output current             |            | —    | ±25  | mA |
| I <sub>DD</sub>  | DC Supply current             |            | —    | ±100 | mA |
| I <sub>SS</sub>  | DC Supply current             |            | —    | ±100 | mA |
| P <sub>tot</sub> | total power dissipation       |            | —    | 400  | mW |
| T <sub>stg</sub> | Storage temperature range     |            | -60  | +150 | °C |
| T <sub>amb</sub> | Operating ambient temperature |            | -40  | +85  | °C |

NOTES:

 Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

### PCA9545A

### DC CHARACTERISTICS

 $V_{DD}$  = 2.3 V to 3.6 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. (See page 11 for  $V_{DD}$  = 4.5 V to 5.5 V.)

|                   |                                    | TEAT CONDITIONS                                                                                            |                    |          |                       |      |  |
|-------------------|------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------|----------|-----------------------|------|--|
| SYMBOL            | PARAMETER                          | TEST CONDITIONS                                                                                            | MIN                | ТҮР      | MAX                   | UNIT |  |
| Supply            | -                                  |                                                                                                            |                    |          |                       |      |  |
| V <sub>DD</sub>   | Supply voltage                     |                                                                                                            | 2.3                | —        | 3.6                   | V    |  |
| I <sub>DD</sub>   | Supply current                     | Operating mode; $V_{DD} = 3.6 V$ ;<br>no load; $V_I = V_{DD}$ or $V_{SS}$ ;<br>$f_{SCL} = 100 \text{ kHz}$ | _                  | 10       | 30                    | μA   |  |
| I <sub>stb</sub>  | Standby current                    | Standby mode; $V_{DD} = 3.6 V$ ;<br>no load; $V_I = V_{DD}$ or $V_{SS}$                                    | _                  | 0.1      | 1                     | μΑ   |  |
| V <sub>POR</sub>  | Power-on reset voltage<br>(Note 1) | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                        | _                  | 1.6      | 2.1                   | V    |  |
| Input SCL;        | input/output SDA                   |                                                                                                            |                    |          |                       |      |  |
| VIL               | LOW-level input voltage            |                                                                                                            | -0.5               | —        | 0.3V <sub>DD</sub>    | V    |  |
| VIH               | HIGH-level input voltage           |                                                                                                            | 0.7V <sub>DD</sub> | <u> </u> | 6                     | V    |  |
|                   |                                    | V <sub>OL</sub> = 0.4 V                                                                                    | 3                  | 7        | -                     | ^    |  |
| IOL               | LOW-level output current           | V <sub>OL</sub> = 0.6 V                                                                                    | 6                  | 10       | -                     | mA   |  |
| ١L                | Leakage current                    | $V_{I} = V_{DD} \text{ or } V_{SS}$                                                                        | -1                 | —        | +1                    | μΑ   |  |
| Ci                | Input capacitance                  | $V_I = V_{SS}$                                                                                             | _                  | 10       | 13                    | pF   |  |
| Select inpu       | ts A0 to A1 / INTO to INT3 / R     | ESET                                                                                                       |                    |          | -                     |      |  |
| VIL               | LOW-level input voltage            |                                                                                                            | -0.5               | — —      | 0.3V <sub>DD</sub>    | V    |  |
| V <sub>IH</sub>   | HIGH-level input voltage           |                                                                                                            | 0.7V <sub>DD</sub> | —        | V <sub>DD</sub> + 0.5 | V    |  |
| I <sub>LI</sub>   | Input leakage current              | pin at V <sub>DD</sub> or V <sub>SS</sub>                                                                  | -1                 | —        | +1                    | μΑ   |  |
| Ci                | Input capacitance                  | $V_I = V_{SS}$                                                                                             | _                  | 1.6      | 3                     | pF   |  |
| Pass Gate         | •                                  | -                                                                                                          |                    |          |                       |      |  |
| D                 | Switch resistance                  | $V_{DD} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}; V_O = 0.4 \text{ V}; I_O = 15 \text{ mA}$               | 5                  | 11       | 30                    | Ω    |  |
| R <sub>ON</sub>   | Switch resistance                  | $V_{DD}$ = 2.3 V to 2.7 V; $V_{O}$ = 0.4 V; $I_{O}$ = 10 mA                                                | 7                  | 16       | 55                    | 52   |  |
|                   |                                    | $V_{swin} = V_{DD} = 3.3 \text{ V}; I_{swout} = -100 \mu\text{A}$                                          | —                  | 1.9      | -                     |      |  |
| N/                | Curitab autout valtaga             | $V_{swin} = V_{DD} = 3.0 \text{ V to } 3.6 \text{ V}; I_{swout} = -100 \mu\text{A}$                        | 1.6                | —        | 2.8                   | v    |  |
| V <sub>Pass</sub> | Switch output voltage              | $V_{swin} = V_{DD} = 2.5 \text{ V}; I_{swout} = -100 \mu\text{A}$                                          | —                  | 1.5      | —                     |      |  |
|                   |                                    | $V_{swin} = V_{DD} = 2.3 \text{ V to } 2.7 \text{ V}; I_{swout} = -100 \mu\text{A}$                        | 1.1                | —        | 2.0                   |      |  |
| ١L                | Leakage current                    | $V_{I} = V_{DD} \text{ or } V_{SS}$                                                                        | -1                 | —        | +1                    | μΑ   |  |
| Cio               | Input/output capacitance           | V <sub>I</sub> = V <sub>SS</sub>                                                                           | —                  | 3        | 5                     | pF   |  |
| NT Output         |                                    |                                                                                                            |                    |          |                       |      |  |
| I <sub>OL</sub>   | LOW-level output current           | V <sub>OL</sub> = 0.4 V                                                                                    | 3                  | —        | —                     | mA   |  |
| I <sub>OH</sub>   | HIGH-level output current          |                                                                                                            | _                  |          | +10                   | μΑ   |  |

NOTE:

1.  $V_{DD}$  must be lowered to 0.2 V in order to reset part.

### PCA9545A

### **DC CHARACTERISTICS**

 $V_{DD}$  = 4.5 V to 5.5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. (See page 10 for  $V_{DD}$  = 2.3 V to 3.6 V.)

|                   |                                 |                                                                                                                           |                    | LIMITS |                       |    |
|-------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-----------------------|----|
| SYMBOL            | PARAMETER                       | TEST CONDITIONS                                                                                                           | MIN                | TYP    | MAX                   |    |
| Supply            |                                 |                                                                                                                           |                    | -      |                       |    |
| V <sub>DD</sub>   | Supply voltage                  |                                                                                                                           | 4.5                | —      | 5.5                   | V  |
| I <sub>DD</sub>   | Supply current                  | Operating mode; $V_{DD} = 5.5 \text{ V}$ ;<br>no load; $V_I = V_{DD} \text{ or } V_{SS}$ ;<br>$f_{SCL} = 100 \text{ kHz}$ | _                  | 25     | 100                   | μΑ |
| I <sub>stb</sub>  | Standby current                 | Standby mode; $V_{DD} = 5.5 V$ ;<br>no load; $V_I = V_{DD}$ or $V_{SS}$                                                   | —                  | 0.3    | 1                     | μΑ |
| V <sub>POR</sub>  | Power-on reset voltage (Note 1) | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                                       | _                  | 1.7    | 2.1                   | V  |
| Input SCL;        | input/output SDA                | ·                                                                                                                         | •                  |        | •                     |    |
| V <sub>IL</sub>   | LOW level input voltage         |                                                                                                                           | -0.5               | —      | 0.3V <sub>DD</sub>    | V  |
| VIH               | HIGH level input voltage        |                                                                                                                           | 0.7V <sub>DD</sub> | —      | 6                     | V  |
| 1                 |                                 | V <sub>OL</sub> = 0.4 V                                                                                                   | 3                  | —      | -                     | mA |
| I <sub>OL</sub>   | LOW level output current        | V <sub>OL</sub> = 0.6 V                                                                                                   | 6                  | —      | -                     | mA |
| ١ <sub>L</sub>    | Leakage current                 | $V_I = V_{SS} \text{ or } V_{DD}$                                                                                         | -1                 | —      | 1                     | μΑ |
| Ci                | Input capacitance               | V <sub>I</sub> = V <sub>SS</sub>                                                                                          | —                  | 10     | 13                    | pF |
| Select inpu       | ts A0 to A1 / INTO to INT3 / RE | ISET                                                                                                                      |                    | -      |                       | -  |
| V <sub>IL</sub>   | LOW level input voltage         |                                                                                                                           | -0.5               | _      | 0.3V <sub>DD</sub>    | V  |
| V <sub>IH</sub>   | HIGH level input voltage        |                                                                                                                           | 0.7V <sub>DD</sub> |        | V <sub>DD</sub> + 0.5 | V  |
| ILI               | Input leakage current           | $V_{I} = V_{DD} \text{ or } V_{SS}$                                                                                       | -1                 |        | +1                    | μA |
| Ci                | Input capacitance               | V <sub>I</sub> = V <sub>SS</sub>                                                                                          | —                  | 2      | 5                     | pF |
| Pass Gate         |                                 |                                                                                                                           |                    |        |                       |    |
| R <sub>ON</sub>   | Switch resistance               | $V_{CC}$ = 4.5 V to 5.5 V, $V_O$ = 0.4 V, $I_O$ = 15 mA                                                                   | 4                  | 9      | 24                    | Ω  |
| V                 | Switch output voltage           | $V_{swin} = V_{DD} = 5.0 \text{ V}; \text{ I}_{swout} = -100 \ \mu\text{A}$                                               | —                  | 3.6    | —                     | V  |
| V <sub>Pass</sub> | Switch output voltage           | $V_{swin} = V_{DD} = 4.5 \text{ V}$ to 5.5 V; $I_{swout} = -100 \mu\text{A}$                                              | 2.6                | —      | 4.5                   | V  |
| ۱L                | Leakage current                 | $V_{I} = V_{DD} \text{ or } V_{SS}$                                                                                       | -1                 | —      | +1                    | μA |
| Cio               | Input/output capacitance        | V <sub>I</sub> = V <sub>SS</sub>                                                                                          | —                  | 3      | 5                     | pF |
| INT Output        |                                 |                                                                                                                           |                    |        |                       |    |
| I <sub>OL</sub>   | LOW level output current        | V <sub>OL</sub> = 0.4 V                                                                                                   | 3                  | —      | -                     | mA |
| I <sub>OH</sub>   | HIGH level output current       |                                                                                                                           | —                  | _      | +10                   | μΑ |

NOTE:

V<sub>DD</sub> must be lowered to 0.2 V in order to reset part.
 For operation between published voltage ranges, refer to worse case parameter in both ranges.

### **AC CHARACTERISTICS**

| SYMBOL               | PARAMETER                                                                                     |                | RD-MODE<br>-bus  | FAST-M<br>I <sup>2</sup> C-bı |                  | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------|----------------|------------------|-------------------------------|------------------|------|
|                      |                                                                                               | MIN            | MAX              | MIN                           | MAX              | 1    |
| t <sub>pd</sub>      | Propagation delay from SDA to SD <sub>n</sub> or SCL to SC <sub>n</sub>                       | - 1            | 0.3 <sup>1</sup> | _                             | 0.3 <sup>1</sup> | ns   |
| f <sub>SCL</sub>     | SCL clock frequency                                                                           | 0              | 100              | 0                             | 400              | kHz  |
| t <sub>BUF</sub>     | Bus free time between a STOP and START condition                                              | 4.7            | - 1              | 1.3                           | —                | μs   |
| t <sub>HD;STA</sub>  | Hold time (repeated) START condition<br>After this period, the first clock pulse is generated | 4.0            | -                | 0.6                           | _                | μs   |
| t <sub>LOW</sub>     | LOW period of the SCL clock                                                                   | 4.7            | -                | 1.3                           | —                | μs   |
| tHIGH                | HIGH period of the SCL clock                                                                  | 4.0            | -                | 0.6                           | —                | μs   |
| t <sub>SU;STA</sub>  | Set-up time for a repeated START condition                                                    | 4.7            | —                | 0.6                           | —                | μs   |
| t <sub>SU;STO</sub>  | Set-up time for STOP condition                                                                | 4.0            | —                | 0.6                           | —                | μs   |
| t <sub>HD;DAT</sub>  | Data hold time                                                                                | 0 <sup>2</sup> | 3.45             | 0 <sup>2</sup>                | 0.9              | μs   |
| t <sub>SU;DAT</sub>  | Data set-up time                                                                              | 250            | -                | 100                           | —                | ns   |
| t <sub>R</sub>       | Rise time of both SDA and SCL signals                                                         | - 1            | 1000             | $20 + 0.1 C_b^3$              | 300              | ns   |
| t <sub>F</sub>       | Fall time of both SDA and SCL signals                                                         | - 1            | 300              | $20 + 0.1 C_b^3$              | 300              | μs   |
| Cb                   | Capacitive load for each bus line                                                             | - 1            | 400              | _                             | 400              | μs   |
| t <sub>SP</sub>      | Pulse width of spikes which must be suppressed by the input filter                            | - 1            | 50               | _                             | 50               | ns   |
| t <sub>VD:DATL</sub> | Data valid (HL) <sup>4</sup>                                                                  | - 1            | 1                | —                             | 1                | μs   |
| t <sub>VD:DATH</sub> | Data valid (LH) <sup>4</sup>                                                                  | - 1            | 0.6              | —                             | 0.6              | μs   |
| t <sub>VD:ACK</sub>  | Data valid Acknowledge                                                                        | - 1            | 1                | —                             | 1                | μs   |
| INT                  | ·                                                                                             |                |                  |                               |                  |      |
| t <sub>iv</sub>      | INTn to INT active valid time                                                                 | —              | 4                | —                             | 4                | μs   |
| t <sub>ir</sub>      | INTn to INT inactive delay time                                                               | - 1            | 2                | _                             | 2                | μs   |
| L <sub>pwr</sub>     | LOW level pulse width rejection or INTn inputs                                                | 1              | - 1              | 1                             | _                | μs   |
| H <sub>pwr</sub>     | HIGH level pulse width rejection or INTn inputs                                               | 0.5            | -                | 0.5                           | _                | μs   |
| RESET                | ·                                                                                             | -              | -                |                               |                  |      |
| t <sub>WL(rst)</sub> | Pulse width low reset                                                                         | 4              | — —              | 4                             | _                | ns   |
| t <sub>rst</sub>     | Reset time (SDA clear)                                                                        | 500            | - 1              | 500                           | —                | ns   |
| t <sub>REC:STA</sub> | Recovery to Start                                                                             | 0              |                  | 0                             | _                | ns   |

NOTES:

1. Pass gate propagation delay is calculated from the 20  $\Omega$  typical R<sub>ON</sub> and the 15 pF load capacitance. 2. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH(min)</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.

3.  $C_b$  = total capacitance of one bus line in pF. 4. Measurements taken with 1 k $\Omega$  pull-up resistor and 50 pF load.



Figure 14. Definition of timing on the I<sup>2</sup>C-bus



Figure 15. Definition of RESET timing



Figure 16. I<sup>2</sup>C-bus timing diagram; rise and fall times refer to  $V_{\text{IL}}$  and  $V_{\text{IH}}$ 

### PCA9545A



Figure 17. Expanded view of Read input port register

### **TEST CIRCUITS**



Figure 18. Test circuitry for switching times







## body 5 x 5 x 0.85 mm

# HVQFN20: plastic thermal enhanced very thin quad flat package; no leads; 20 terminals;

## 4-channel $I^2C$ switch with interrupt logic and reset

## PCA9545A

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _2  | 20040929 | <ul> <li>Objective data sheet (9397 750 13989). Supersedes data of 2004 Jul 28 (9397 750 13309).</li> <li>Modifications:</li> <li>Control Register Definition section on page 5: <ul> <li>change third sentence from 'The 2 LSBs of the control byte' to 'The 4 LSBs of the control byte'.</li> <li>Table 1. "Control Register; Write — Channel Selection / Read — Channel Status" : add 'No channel selected; power-up/reset default state' row to bottom of table.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |          | <ul> <li>DC characteristics table on page 10:</li> <li>Description line: change '(See page 11 for V<sub>DD</sub> = 3.6 V to 5.5 V.)' to '(See page 11 for V<sub>DD</sub> = 4.5 V to 5.5 V.)'</li> <li>Supply:<br/>change I<sub>DD</sub> Typ. from 20 μA to 10 μA;<br/>change I<sub>DD</sub> Max. from 50 μA to 30 μA</li> <li>Input SCL; input/output SDA:<br/>change I<sub>OL</sub> Typ. (V<sub>OL</sub> = 0.4 V) from '-' to 7 mA<br/>change I<sub>OL</sub> Typ. (V<sub>OL</sub> = 0.6 V) from '-' to 10 mA<br/>change C<sub>i</sub> Typ. from 12 pF to 10 pF</li> <li>INT output: change I<sub>OH</sub> Max. from +100 μA to +10 μA</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |          | • DC characteristics table on page 11:<br>- Description line: change $V_{DD} = 3.6 \text{ V}$ to $5.5 \text{ V}$ ' to $V_{DD} = 4.5 \text{ V}$ to $5.5 \text{ V}$ '.<br>- Supply:<br>change $V_{DD}$ Min. from 3.6 V to 4.5 V<br>change $V_{DD}$ Typ. from 65 $\mu$ A to 25 $\mu$ A<br>change $V_{POR}$ Typ. from 1.6 V to 1.7 V<br>- Input SCL; input/output SDA:<br>delete symbols I <sub>L</sub> and I <sub>H</sub><br>add symbol I <sub>L</sub><br>change C <sub>i</sub> Typ. from 12 pF to 10 pF<br>- Select inputs A0 to A1 / INTO to INT3 / RESET:<br>change I <sub>L1</sub> Test condition from 'pin at V <sub>DD</sub> or V <sub>SS</sub> ' to 'V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> '<br>change I <sub>L1</sub> Max. from +50 $\mu$ A to +1 $\mu$ A<br>change C <sub>i</sub> Typ. from 1.6 pF to 2 pF<br>change C <sub>i</sub> Max. from 3 pF to 5 pF<br>- Pass Gate: change I <sub>L</sub> Max. from +100 $\mu$ A to +10 $\mu$ A<br>- Add table note 2.<br>• AC characteristics table on page 12: Add Note 4 and references to it at parameters t <sub>VD;DATL</sub> and t <sub>VD;DATH</sub> . |
|     |          | • Add Figures 15, 16, 17 and 18.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| _1  | 20040728 | Objective data sheet (9397 750 13309).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

PCA9545A



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> <sup>[3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data sheet             | Development                                     | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data sheet           | Qualification                                   | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data sheet               | Production                                      | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Published in the U.S.A.

Date of release: 09-04

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

Document number:

9397 750 13989

Let's make things better.



